

#### DWARKADAS J. SANGHVI COLLEGE OF ENGINEERING

(Autonomous College Affiliated to the University of Mumbai) NAAC Accredited with "A" Grade (CGPA: 3.18)



Academic Year: 2022-2023

**NAME: Prerna Sunil Jadhav** 

SAP ID: 60004220127

**BRANCH: Computer Engineering** 

DIGITAL ELECTRONICS Experiment No.: 02

## 📥 AIM:

To do Logic Simplification, Implementation using Basic gates.

Y=(A+C)(CD+AC)

## **APPARATUS REQUIRED:**

Digital lab kit, single strand wires, breadboard, TTL IC's AND (IC-7408), OR (IC-7432), IC 7402(NOR Gate), IC 7400(NAND Gate), Power Supply

## **4** THEORY:

### A Brief Introduction to Logic Gates

Logic Gates are the basic building blocks of digital electronic circuits. A Logic Gate is a piece of electronic circuit, that can be used to implement Boolean Expressions. While Laws and Theorems of Boolean Logic are used to manipulate the Boolean Expressions, Logic Gates are used to implement these Boolean Expressions in Digital Electronics. AND gate, OR gate and NOT gate are the three basic logic gates used in digital electronics. Using these basic logic gates, other Logic Gates like NAND, NOR, Exclusive OR (Ex-OR) and Exclusive NOR (Ex-NOR) are derived.

# AND Gate

Logic AND gate is a basic logic gate, with two or more inputs and one output. The output of

an AND gate is HIGH only if all the inputs of the gate are HIGH. The output for all the other cases of the inputs is LOW. The logic symbol and the truth table of an AND gate is shown



below.

| Α | В | Υ |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |



#### DWARKADAS J. SANGHVI COLLEGE OF ENGINEERING





Academic Year: 2022-2023

If 'A' and 'B' are the two inputs of an AND Gate, the output expression is written as:

$$Y = A \cdot B \text{ or } Y = A B$$

It is read as "Y EQUALS A AND B".

## OR Gate

The OR Gate is used to preform logical 'OR' operation. OR Gate also contains two or more



inputs and one output. The output of an OR gate is HIGH if either of the inputs are HIGH. The output is LOW when all the inputs are LOW. The logic symbol and the truth table of an OR gate is shown below.

| Α | В | Υ |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 1 |

If 'A' and 'B' are the two inputs of an OR Gate, the output expression is written as:

$$Y = A + B$$

It is read as "Y EQUALS A OR B".

# ♣ NOT Gate

Logic NOT gate is another basic logic gate with one input and one output. The output of the NOT Gate is always the complement of the input. If the input is HIGH, the output is LOW and if the input is LOW, the output is HIGH.

The logic symbol and the truth table of a NOT gate is shown below.

| X | Υ |
|---|---|
| 0 | 1 |
| 1 | 0 |



NOT Gate is used to produce the complement of a variable in Boolean Algebra. So, it is also called as Complementing or Inverting Circuit.



#### DWARKADAS J. SANGHVI COLLEGE OF ENGINEERING





Academic Year: 2022-2023

## Rules of Boolean Algebra:

| Name             | AND form                                      | OR form                                       |
|------------------|-----------------------------------------------|-----------------------------------------------|
| Identity law     | 1A = A                                        | 0 + A = A                                     |
| Null law         | 0A = 0                                        | 1 + A = 1                                     |
| Idempotent law   | AA = A                                        | A + A = A                                     |
| Inverse law      | $A\overline{A} = 0$                           | $A + \overline{A} = 1$                        |
| Commutative law  | AB = BA                                       | A + B = B + A                                 |
| Associative law  | (AB)C = A(BC)                                 | (A + B) + C = A + (B + C)                     |
| Distributive law | A + BC = (A + B)(A + C)                       | A(B+C) = AB + AC                              |
| Absorption law   | A(A + B) = A                                  | A + AB = A                                    |
| De Morgan's law  | $\overline{AB} = \overline{A} + \overline{B}$ | $\overline{A + B} = \overline{A}\overline{B}$ |

# DeMorgan's Theorems:

DeMorgan's first theorem is stated as follows:

# The complement of a product of variables is equal to the sum of the complements of the variables.

Stated another way, The complement of two or more ANDed variables is equivalent to the OR of the complements of the individual variables.

The formula for expressing this theorem for two variables is

$$\overline{XY} = \overline{X} + \overline{Y}$$

DeMorgan's second theorem is stated as follows:

# The complement of a sum of variables is equal to the product of the complements of the variables.

Stated another way, The complement of two or more ORed variables is equivalent to the AND of the complements of the individual variables.

The formula for expressing this theorem for two variables is

$$\overline{X+Y}=\overline{X}\overline{Y}$$



#### DWARKADAS J. SANGHVI COLLEGE OF ENGINEERING





Academic Year: 2022-2023

#### Procedure :

Boolean algebra finds its most practical use in the simplification of logic circuits. If we translate a logic circuit's function into symbolic (Boolean) form and apply certain algebraic rules to the resulting equation to reduce the number of terms and/or arithmetic operations, the simplified equation may be translated back into circuit form for a logic circuit performing the same function with fewer components. If equivalent function may be achieved with fewer components, the result will be increased reliability and decreased cost of manufacture. To this end, there are several rules of Boolean algebra presented in the above section for use in reducing expressions to their simplest forms. Once, the logic has been simplified, the circuit diagram can be implemented using gates corresponding to the simplified equation obtained.

NAME: PRERNA SUNIL JADHAV

SAP 1D: 60004220127

BRANCH: COMPUTER ENGINEERING

DIGITAL ELECTRONICS - EXPERIMENT 02/03

AIM: To do logic simplification, implementation using basic gates. Y = (A+C)(CD+AC)

Equation: (A+C) ((D+AC)

Logic simplification (kmaps)
(A+C) (CD+AC)

= ACD+ AC+ CD+ AC

= ACD + ACD + ACD + ACD + ACD

= ACD + ACD + ACD 11110000110

60004220127

K-Map: DAC 00 01

Logic simplification = c (A+D)

Using boolean laws:

= (A+C)(A+D) C

 $\left[ (A+B)(A+C) = A+BC \right]$ = (A+CD)C

= AC+CDC

= AC+CD

= C(A+D).

| *  | Implementation using   | Basic Gates [(A+D)c]<br>required, one AND gates |
|----|------------------------|-------------------------------------------------|
|    | Here 2 gates are       | required, one AND gates                         |
|    | & one or gate.         | NE MAN EL WAND GA                               |
|    | 0                      |                                                 |
|    | A (A+P)                | the second second second                        |
|    | D (MAD)                | A A A                                           |
| 0  |                        |                                                 |
|    |                        | (A+D) C                                         |
|    |                        |                                                 |
|    |                        |                                                 |
|    |                        | 60004220127                                     |
|    | Observation Table:     | I GFA                                           |
| 19 | A)                     |                                                 |
|    | A D C A+D              | (A+D)c                                          |
|    | 0 0 0 0                | 0                                               |
|    | 0 0 1 0                | 0                                               |
|    | 0 1 0 0 0 0 1          | observations able                               |
|    | 0 1 1                  |                                                 |
|    | MITADE DOGIN DILA      | A D C O A+D=                                    |
|    | 1 001                  | 0 1 0 0 0                                       |
|    | 1 100                  | 0 0                                             |
|    | 1 10 1                 | 10000                                           |
|    |                        |                                                 |
|    |                        | 1 0 5 7                                         |
|    | Inference / condusion: | 1 6 5 6                                         |

Thus, we have simplified and implemented a logic expression using Basic gates.

infractice from the supplied and implement

local expensión vising universal